#### Contents: - 1. General Description - 2. Benefits and Features - 3. Applications - 4. Pin Configurations - 5. Absolute Maximum Ratings - 6. DC Electrical Characteristics - 7. AC Electrical Characteristics-NV Memory - 8. AC Electrical Characteristics - 9. Pin Description - 10. Overview - 11. Operation-Measuring Temperature - 12. Operation-Alarm Signaling - 13. Powering the DS18B20 - 14.64-BIT Lasered ROM code - 15. Memory - 16. Configuration Register - 17. CRC Generation - 18.1-Wire Bus System - 19. Hardware Configuration - 20. Transaction Sequence - 21. Initialization - 22. ROM Commands - 23. DS18B20 Function Commands - 24. 1-Wire Signaling - 25. Initialization Procedure–Reset And Presence Pulses - 26. Read/Write Time Slots - 27. Write Time Slots - 28. Read Time Slots - 29. DS18B20 Operation Example 1 - 30. DS18B20 Operation Example 2 ### 1. General Description The DS18B20 digital thermometer provides 9-bit to 12-bit Celsius temperature measurements and has an alarm function with nonvolatile user-programmable upper and lower trigger points. The DS18B20 communicates over a 1-Wire bus that by definition requires only one data line (and ground) for communication with a central microprocessor. In addition, the DS18B20 can derive power directly from the data line ("parasite power"), eliminating the need for an external power supply. Each DS18B20 has a unique 64-bit serial code, which allows multiple DS18B20s to function on the same 1-Wire bus. Thus, it is simple to use one microprocessor to control many DS18B20s distributed over a large area. Applications that can benefit from this feature include HVAC environmental controls, temperature monitoring systems inside buildings, equipment, or machinery, and process monitoring and control systems. #### 2. Benefits and Features - Unique 1-Wire® Interface Requires Only One Port Pin for Communication - Reduce Component Count with Integrated Temperature Sensor and EEPROM - Measures Temperatures from -55°C to +125°C (-67°F to +257°F) - ±0.5°C Accuracy from -10°C to +85°C - Programmable Resolution from 9 Bits to 12 Bits - No External Components Required - Parasitic Power Mode Requires Only 2 Pins for Operation (DQ and GND) Simplifies Distributed Temperature-Sensing **Applications with Multidrop Capability** • Each Device Has a Unique 64-Bit Serial Code Stored in On-Board ROM Flexible User-Definable Nonvolatile (NV) Alarm Settings with Alarm Search Command Identifies Devices with Temperatures Outside Programmed Limits • Available in 8-Pin SO (150 mils), 8-Pin µSOP, and 3-Pin TO-92 Packages ### 3. Applications - Thermostatic Controls - Industrial Systems - Consumer Products - Thermometers - Thermally Sensitive Systems ### 4. Pin Configurations ### 5. Absolute Maximum Ratings Voltage Range on Any Pin Relative to Ground.....-0.5V to +6.0V Operating Temperature Range.....-55°C to +125°C Storage Temperature Range......-55°C to +125°C Solder Temperature......Refer to the IPC/JEDEC J-STD-020 Specification. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. #### 6. DC Electrical Characteristics #### $(-55^{\circ}\text{C to } + 125^{\circ}\text{C}; V_{DD} = 3.0 \text{V to } 5.5 \text{V})$ | PARAMETER | SYMBOL | CONI | DITIONS | MIN | TYP | MAX | UNITS | | |------------------------|------------------|-------------------------------|--------------------------|------|------|-----------------------|-------|--| | Supply Voltage | V <sub>DD</sub> | Local power (Note 1 | ) | +3.0 | | +5.5 | V | | | Dulling Comply Voltage | | Parasite power | (Notes 1, 2) | +3.0 | | +5.5 | V | | | Pullup Supply Voltage | V <sub>PU</sub> | Local power | Local power (Notes 1, 2) | | | $V_{DD}$ | V | | | Thermometer Error | | -10°C to +85°C | (Note 2) | | | ±0.5 | °C | | | memometer Enoi | t <sub>ERR</sub> | -55°C to +125°C | 5°C to +125°C (Note 3) | | | ±2 | | | | Input Logic-Low | V <sub>IL</sub> | (Notes 1, 4, 5) | | -0.3 | | +0.8 | V | | | Innut Logio High | V | Local power | (Notes 1.6) | +2.2 | | ne lower<br>of 5.5 or | V | | | Input Logic-High | V <sub>IH</sub> | Parasite power (Notes 1,6) | | +3.0 | | OD + 0.3 | V | | | Sink Current | IL | V <sub>I/O</sub> = 0.4V | | 4.0 | | | mA | | | Standby Current | I <sub>DDS</sub> | (Notes 7, 8) | | | 750 | 1000 | nA | | | Active Current | I <sub>DD</sub> | V <sub>DD</sub> = 5V (Note 9) | | | 1 | 1.5 | mA | | | DQ Input Current | I <sub>DQ</sub> | (Note 10) | | | 5 | | μA | | | Drift | | (Note 11) | | | ±0.2 | | °C | | Note 1: All voltages are referenced to ground. Note 2: The Pullup Supply Voltage specification assumes that the pullup device is ideal, and therefore the high level of the pullup is equal to VPU. In order to meet the VIH spec of the DS18B2O, the actual supply rail for the strong pullup transistor must include margin for the voltage drop across the transistor when it is turned on; thus: VPU\_ACTUAL = VPU\_IDEAL + VTRANSISTOR. Note 3: See typical performance curve in Figure 1. Note 4: Logic-low voltages are specified at a sink current of 4mA. Note 5: To guarantee a presence pulse under low voltage parasite power conditions, VILMAX may have to be reduced to as low as 0.5V. Note 6: Logic-high voltages are specified at a source current of 1mA. Note 7: Standby current specified up to +70°C. Standby current typically is 3µA at +125°C. Note 8: To minimize IDDS, DQ should be within the following ranges: $GND \le DQ \le GND + 0.3V$ or $V_{DD} - 0.3V \le DQ \le V_{DD}$ . Note 9: Active current refers to supply current during active temperature conversions or EEPROM writes. Note 10: DQ line is high ("high-Z" state). Note 11: Drift data is based on a 1000-hour stress test at +125°C with $V_{DD}$ = 5.5V. ### 7. AC Electrical Characteristics-NV Memory #### $(-55^{\circ}C \text{ to } +125^{\circ}C; V_{DD} = 3.0V \text{ to } 5.5V)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|-------------------|----------------|-----|-----|-----|--------| | NV Write Cycle Time | t <sub>WR</sub> | | | 2 | 10 | ms | | EEPROM Writes | N <sub>EEWR</sub> | -55°C to +55°C | 50k | | | writes | | EEPROM Data Retention | t <sub>EEDR</sub> | -55°C to +55°C | 10 | | | years | ### 8. AC Electrical Characteristics #### $(-55^{\circ}C \text{ to } +125^{\circ}C; VDD = 3.0V \text{ to } 5.5V)$ | PARAMETER | SYMBOL | CONDITIO | ONS | MIN | TYP | MAX | UNITS | |-----------------------------|---------------------|--------------------------------|-----------|-----|-----|-------|-------| | | | 9-bit resolution | | | | 93.75 | | | Tamananatuna Camuanian Tima | | 10-bit resolution | (Nata 42) | | | 187.5 | | | Temperature Conversion Time | tCONV | 11-bit resolution | (Note 12) | | | 375 | ms | | | | 12-bit resolution | | | | 750 | | | Time to Strong Pullup On | tspon | Start convert T command issued | | | | 10 | μs | | Time Slot | t <sub>SLOT</sub> | (Note 12) | | 60 | | 120 | μs | | Recovery Time | t <sub>REC</sub> | (Note 12) | | 1 | | | μs | | Write 0 Low Time | t <sub>LOW0</sub> | (Note 12) | | 60 | | 120 | μs | | Write 1 Low Time | t <sub>LOW1</sub> | (Note 12) | | 1 | | 15 | μs | | Read Data Valid | t <sub>RDV</sub> | (Note 12) | | | | 15 | μs | | Reset Time High | t <sub>RSTH</sub> | (Note 12) | | 480 | | | μs | | Reset Time Low | t <sub>RSTL</sub> | (Notes 12, 13) | | 480 | | | μs | | Presence-Detect High | t <sub>PDHIGH</sub> | (Note 12) | | 15 | | 60 | μs | | Presence-Detect Low | t <sub>PDLOW</sub> | (Note 12) | | 60 | | 240 | μs | | Capacitance | C <sub>IN/OUT</sub> | | | | | 25 | pF | Note 12: See the timing diagrams in Figure 2. Note 13: Under parasite power, if trests > 960 µs, a power-on reset can occur. Figure 1. Typical Performance Curve Figure 2. Timing Diagrams ### 9. Pin Description | | PIN | | NAME | FUNCTION | |------------------|------------------|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | so | μSOP | TO-92 | NAME | FUNCTION | | 1, 2, 6,<br>7, 8 | 2, 3, 5,<br>6, 7 | _ | N.C. | No Connection | | 3 | 8 | 3 | V <sub>DD</sub> | Optional V <sub>DD</sub> . V <sub>DD</sub> must be grounded for operation in parasite power mode. | | 4 | 1 | 2 | DQ | Data Input/Output. Open-drain 1-Wire interface pin. Also provides power to the device when used in parasite power mode (see the <i>Powering the DS18B20</i> section.) | | 5 | 4 | 1 | GND | Ground | #### 10. Overview Figure 3 shows a block diagram of the DS18B2O, and pin descriptions are given in the Pin Description table. The 64-bit ROM stores the device's unique serial code. The scratchpad memory contains the 2-byte temperature register that stores the digital output from the temperature sensor. In addition, the scratchpad provides access to the 1-byte upper and lower alarm trigger registers (T<sub>H</sub> and T<sub>L</sub>) and the 1-byte configuration register. The configuration register allows the user to set the resolution of the temperature-to-digital conversion to 9, 10, 11, or 12 bits. The $T_H$ , $T_L$ , and configuration registers are nonvolatile (EEPROM), so they will retain data when the device is powered down. The DS18B2O uses Maxim's exclusive 1-Wire bus protocol that implements bus communication using one control signal. The control line requires a weak pullup resistor since all devices are linked to the bus via a 3-state or open-drain port (the DQ pin in the case of the DS18B2O). In this bus system, the microprocessor (the master device) identifies and addresses devices on the bus using each device's unique 64-bit code. Because each device has a unique code, the number of devices that can be addressed on one bus is virtually unlimited. The 1-Wire bus protocol, including detailed explanations of the commands and "time slots," is covered in the 1-Wire Bus System section. Another feature of the DS18B20 is the ability to operate without an external power supply. Power is instead supplied through the 1-Wire pullup resistor through the DQ pin when the bus is high. The high bus signal also charges an internal capacitor (CPP), which then supplies power to the device when the bus is low. This method of deriving power from the 1-Wire bus is referred to as "parasite power." As an alternative, the DS18B20 may also be powered by an external supply on VDD. Figure 3. DS18B20 Block Diagram ### 12. Operation—Alarm Signaling After the DS18B20 performs a temperature conversion, the temperature value is compared to the user-defined two's complement alarm trigger values stored in the 1-byte $T_H$ and $T_L$ registers (see Figure 5). The sign bit (S) indicates if the value is positive or negative: for positive numbers S = 0 and for negative numbers S = 1. The $T_H$ and $T_L$ registers are nonvolatile (EEPROM) so they will retain data when the device is powered down. TH and $T_L$ can be accessed through bytes 2 and 3 of the scratchpad as explained in the Memory section. Only bits 11 through 4 of the temperature register are used in the $T_H$ and $T_L$ comparison since $T_H$ and $T_L$ are 8-bit registers. If the measured temperature is lower than or equal to $T_L$ or higher than or equal to $T_H$ , an alarm condition exists and an alarm flag is set inside the DS18B2O. This flag is updated after every temperature measurement; therefore, if the alarm condition goes away, the flag will be turned off after the next temperature conversion. The master device can check the alarm flag status of all DS18B2Os on the bus by issuing an Alarm Search [ECh] command. Any DS18B2Os with a set alarm flag will respond to the command, so the master can determine exactly which DS18B2Os have experienced an alarm condition. If an alarm condition exists and the TH or TL settings have changed, another temperature conversion should be done to validate the alarm condition. | | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |---------|--------|--------|--------|--------|--------|--------|-----------------------|-------| | LS BYTE | 23 | 22 | 21 | 20 | 2-1 | 2-2 | 2-3 | 2-4 | | | BIT 15 | BIT 14 | BIT 13 | BIT 12 | BIT 11 | BIT 10 | BIT 9 | BIT 8 | | MS BYTE | s | S | S | S | S | 26 | <b>2</b> <sup>5</sup> | 24 | S = SIGN Figure 4. Temperature Register Format Table 1. Temperature/Data Relationship | TEMPERATURE (°C) | DIGITAL OUTPUT<br>(BINARY) | DIGITAL OUTPUT<br>(HEX) | |------------------|----------------------------|-------------------------| | +125 | 0000 0111 1101 0000 | 07D0h | | +85* | 0000 0101 0101 0000 | 0550h | | +25.0625 | 0000 0001 1001 0001 | 0191h | | +10.125 | 0000 0000 1010 0010 | 00A2h | | +0.5 | 0000 0000 0000 1000 | 0008h | | 0 | 0000 0000 0000 0000 | 0000h | | -0.5 | 1111 1111 1111 1000 | FFF8h | | -10.125 | 1111 1111 0101 1110 | FF5Eh | | -25.0625 | 1111 1110 0110 1111 | FE6Fh | | -55 | 1111 1100 1001 0000 | FC90h | <sup>\*</sup>The power-on reset value of the temperature register is +85°C. | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | S | 26 | 25 | 24 | 23 | 22 | 21 | 20 | Figure 5. Thand TL Register Format ### 13. Powering the DS18B20 The DS18B20 can be powered by an external supply on the VDD pin, or it can operate in "parasite power" mode, which allows the DS18B20 to function without a local external supply. Parasite power is very useful for applications that require remote temperature sensing or that are very space constrained. Figure 3 shows the DS18B20's parasite-power control circuitry, which "steals" power from the 1-Wire bus via the DQ pin when the bus is high. The stolen charge powers the DS18B20 while the bus is high, and some of the charge is stored on the parasite power capacitor (CPP) to provide power when the bus is low. When the DS18B20 is used in parasite power mode, the VDD pin must be connected to ground. In parasite power mode, the 1-Wire bus and CPP can provide sufficient current to the DS18B20 for most operations as long as the specified timing and voltage requirements are met (see the DC Electrical Characteristics and AC Electrical Characteristics). However, when the DS18B20 is performing temperature conversions or copying data from the scratchpad memory to EEPROM, the operating current can be as high as 1.5mA. This current can cause an unacceptable voltage drop across the weak 1-Wire pullup resistor and is more current than can be supplied by CPP. To assure that the DS18B20 has sufficient supply current, it is necessary to provide a strong pullup on the 1-Wire bus whenever temperature conversions are taking place or data is being copied from the scratchpad to EEPROM. This can be accomplished by using a MOSFET to pull the bus directly to the rail as shown in Figure 6. The 1-Wire bus must be switched to the strong pullup within 10µs (max) after a Convert T [44h] or Copy Scratchpad [48h] command is issued, and the bus must be held high by the pullup for the duration of the conversion (tconv) or data transfer (twr = 10ms). No other activity can take place on the 1-Wire bus while the pullup is enabled. The DS18B20 can also be powered by the conventional method of connecting an external power supply to the VDD pin, as shown in Figure 7. The advantage of this method is that the MOSFET pullup is not required, and the 1-Wire bus is free to carry other traffic during the temperature conversion time. The use of parasite power is not recommended for temperatures above +100°C since the DS18B20 may not be able to sustain communications due to the higher leakage currents that can exist at these temperatures. For applications in which such temperatures are likely, it is strongly recommended that the DS18B20 be powered by an external power supply. In some situations the bus master may not know whether the DS18B20s on the bus are parasite powered or powered by external supplies. The master needs this information to determine if the strong bus pullup should be used during temperature conversions. To get this information, the master can issue a Skip ROM [CCh] command followed by a Read Power Supply [B4h] command followed by a "read time slot". During the read time slot, parasite powered DS18B20s will pull the bus low, and externally powered DS18B20s will let the bus remain high. If the bus is pulled low, the master knows that it must supply the strong pullup on the 1-Wire bus during temperature conversions. Figure 6. Supplying the Parasite-Powered DS18B20 During Temperature Conversions Figure 7. Powering the DS18B20 with an External Supply #### 14.64-BIT Lasered ROM code Each DS18B20 contains a unique 64-bit code (see Figure 8) stored in ROM. The least significant 8 bits of the ROM code contain the DS18B20's 1-Wire family code: 28h. The next 48 bits contain a unique serial number. The most significant 8 bits contain a cyclic redundancy check (CRC) byte that is calculated from the first 56 bits of the ROM code. A detailed explanation of the CRC bits is provided in the CRC Generation section. The 64-bit ROM code and associated ROM function control logic allow the DS18B20 to operate as a 1-Wire device using the protocol detailed in the 1-Wire Bus System section. Figure 8. 64-Bit Lasered ROM Code ### 15. Memory The DS18B20's memory is organized as shown in Figure 9. The memory consists of an SRAM scratchpad with nonvolatile EEPROM storage for the high and low alarm trigger registers (TH and TL) and configuration register. Note that if the DS18B20 alarm function is not used, the TH and TL registers can serve as general-purpose memory. All memory commands are described in detail in the DS18B20 Function Commands section. Byte 0 and byte 1 of the scratchpad contain the LSB and the MSB of the temperature register, respectively. These bytes are read-only. Bytes 2 and 3 provide access to TH and TL registers. Byte 4 contains the configuration register data, which is explained in detail in the Configuration Register section. Bytes 5, 6, and 7 are reserved for internal use by the device and cannot be overwritten. Byte 8 of the scratchpad is read-only and contains the CRC code for bytes 0 through 7 of the scratchpad. The DS18B20 generates this CRC using the method described in the CRC Generation section. Data is written to bytes 2, 3, and 4 of the scratchpad using the Write Scratchpad [4Eh] command; the data must be transmitted to the DS18B2O starting with the least significant bit of byte 2. To verify data integrity, the scratchpad can be read (using the Read Scratchpad [BEh] command) after the data is written. When reading the scratchpad, data is transferred over the 1-Wire bus starting with the least significant bit of byte 0. To transfer the TH, TL and configuration data from the scratchpad to EEPROM, the master must issue the Copy Scratchpad [48h] command. Data in the EEPROM registers is retained when the device is powered down; at power-up the EEPROM data is reloaded into the corresponding scratchpad locations. Data can also be reloaded from EEPROM to the scratchpad at any time using the Recall E2 [B8h] command. The master can issue read time slots following the Recall E2 command and the DS18B2O will indicate the status of the recall by transmitting 0 while the recall is in progress and 1 when the recall is done. Figure 9. DS18B20 Memory Map ### 16. Configuration Register Byte 4 of the scratchpad memory contains the configuration register, which is organized as illustrated in Figure 10. The user can set the conversion resolution of the DS18B20 using the RO and R1 bits in this register as shown in Table 2. The power-up default of these bits is RO = 1 and R1 = 1 (12-bit resolution). Note that there is a direct tradeoff between resolution and conversion time. Bit 7 and bits 0 to 4 in the configuration register are reserved for internal use by the device and cannot be overwritten. | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | 0 | R1 | R0 | 1 | 1 | 1 | 1 | 1 | Figure 10. Configuration Register | iable 2. Therm | ometer Resolution | Configuration | |----------------|-------------------|---------------| | | | | | R1 | R0 | RESOLUTION<br>(BITS) | MAX CONVE | RSION TIME | |----|----|----------------------|-----------|------------------------| | 0 | 0 | 9 | 93.75ms | (t <sub>CONV</sub> /8) | | 0 | 1 | 10 | 187.5ms | (t <sub>CONV</sub> /4) | | 1 | 0 | 11 | 375ms | (t <sub>CONV</sub> /2) | | 1 | 1 | 12 | 750ms | (t <sub>CONV</sub> ) | #### 17. CRC Generation CRC bytes are provided as part of the DS18B20's 64-bit ROM code and in the 9th byte of the scratchpad memory. The ROM code CRC is calculated from the first 56 bits of the ROM code and is contained in the most significant byte of the ROM. The scratchpad CRC is calculated from the data stored in the scratchpad, and therefore it changes when the data in the scratchpad changes. The CRCs provide the bus master with a method of data validation when data is read from the DS18B20. To verify that data has been read correctly, the bus master must re-calculate the CRC from the received data and then compare this value to either the ROM code CRC (for ROM reads) or to the scratchpad CRC (for scratchpad reads). If the calculated CRC matches the read CRC, the data has been received error free. The comparison of CRC values and the decision to continue with an operation are determined entirely by the bus master. There is no circuitry inside the DS18B20 that prevents a command sequence from proceeding if the DS18B20 CRC (ROM or scratchpad) does not match the value generated by the bus master. The equivalent polynomial function of the CRC (ROM or scratchpad) is: $$CRC = X^8 + X^5 + X^4 + 1$$ The bus master can re-calculate the CRC and compare it to the CRC values from the DS18B20 using the polynomial generator shown in Figure 11. This circuit consists of a shift register and XOR gates, and the shift register bits are initialized to 0. Starting with the least significant bit of the ROM code or the least significant bit of byte 0 in the scratchpad, one bit at a time should shifted into the shift register. After shifting in the 56th bit from the ROM or the most significant bit of byte 7 from the scratchpad, the polynomial generator will contain the recalculated CRC. Next, the 8-bit ROM code or scratchpad CRC from the DS18B20 must be shifted into the circuit. At this point, if the re-calculated CRC was correct, the shift register will contain all 0s. Additional information about the Maxim 1-Wire cyclic redundancy check is available in Application Note 27: Understanding and Using Cyclic Redundancy Checks with Maxim iButton Products. Figure 11. CRC Generator ### 18.1-Wire Bus System The 1-Wire bus system uses a single bus master to control one or more slave devices. The DS18B20 is always a slave. When there is only one slave on the bus, the system is referred to as a "single-drop" system; the system is "multidrop" if there are multiple slaves on the bus. All data and commands are transmitted least significant bit first over the 1-Wire bus. The following discussion of the 1-Wire bus system is broken down into three topics: hardware configuration, transaction sequence, and 1-Wire signaling (signal types and timing). ### 19. Hardware Configuration The 1-Wire bus has by definition only a single data line. Each device (master or slave) interfaces to the data line via an open-drain or 3-state port. This allows each device to "release" the data line when the device is not transmitting data so the bus is available for use by another device. The 1-Wire port of the DS18B2O (the DQ pin) is open drain with an internal circuit equivalent to that shown in Figure 12. The 1-Wire bus requires an external pullup resistor of approximately $5k\Omega$ ; thus, the idle state for the 1-Wire bus is high. If for any reason a transaction needs to be suspended, the bus MUST be left in the idle state if the transaction is to resume. Infinite recovery time can occur between bits so long as the 1-Wire bus is in the inactive (high) state during the recovery period. If the bus is held low for more than 480µs, all components on the bus will be reset. Figure 12. Hardware Configuration ### 20. Transaction Sequence The transaction sequence for accessing the DS18B20 is as follows: Step 1. Initialization Step 2. ROM Command (followed by any required data exchange) Step 3. DS18B20 Function Command (followed by any required data exchange) It is very important to follow this sequence every time the DS18B20 is accessed, as the DS18B20 will not respond if any steps in the sequence are missing or out of order. Exceptions to this rule are the Search ROM [F0h] and Alarm Search [ECh] commands. After issuing either of these ROM commands, the master must return to Step 1 in the sequence. #### 21. Initialization All transactions on the 1-Wire bus begin with an initialization sequence. The initialization sequence consists of a reset pulse transmitted by the bus master followed by presence pulse(s) transmitted by the slave(s). The presence pulse lets the bus master know that slave devices (such as the DS18B2O) are on the bus and are ready to operate. Timing for the reset and presence pulses is detailed in the 1-Wire Signaling section. #### 22. ROM Commands After the bus master has detected a presence pulse, it can issue a ROM command. These commands operate on the unique 64-bit ROM codes of each slave device and allow the master to single out a specific device if many are present on the 1-Wire bus. These commands also allow the master to determine how many and what types of devices are present on the bus or if any device has experienced an alarm condition. There are five ROM commands, and each command is 8 bits long. The master device must issue an appropriate ROM command before issuing a DS18B2O function command. A flowchart for operation of the ROM commands is shown in Figure 13. #### Search Rom [F0h] When a system is initially powered up, the master must identify the ROM codes of all slave devices on the bus, which allows the master to determine the number of slaves and their device types. The master learns the ROM codes through a process of elimination that requires the master to perform a Search ROM cycle (i.e., Search ROM command followed by data exchange) as many times as necessary to identify all of the slave devices. If there is only one slave on the bus, the simpler Read ROM [33h] command can be used in place of the Search ROM process. For a detailed explanation of the Search ROM procedure, refer to Application Note 937: Book of iButton® Standards. After every Search ROM cycle, the bus master must return to Step 1 (Initialization) in the transaction sequence. #### Read Rom [33h] This command can only be used when there is one slave on the bus. It allows the bus master to read the slave's 64-bit ROM code without using the Search ROM procedure. If this command is used when there is more than one slave present on the bus, a data collision will occur when all the slaves attempt to respond at the same time. #### Match Rom [55H] The match ROM command followed by a 64-bit ROM code sequence allows the bus master to address a specific slave device on a multidrop or single-drop bus. Only the slave that exactly matches the 64-bit ROM code sequence will respond to the function command issued by the master; all other slaves on the bus will wait for a reset pulse. #### Skip Rom [CCh] The master can use this command to address all devices on the bus simultaneously without sending out any ROM code information. For example, the master can make all DS18B2Os on the bus perform simultaneous temperature conversions by issuing a Skip ROM command followed by a Convert T [44h] command. Note that the Read Scratchpad [BEh] command can follow the Skip ROM command only if there is a single slave device on the bus. In this case, time is saved by allowing the master to read from the slave without sending the device's 64-bit ROM code. A Skip ROM command followed by a Read Scratchpad command will cause a data collision on the bus if there is more than one slave since multiple devices will attempt to transmit data simultaneously. #### Alarm Search [ECh] The operation of this command is identical to the operation of the Search ROM command except that only slaves with a set alarm flag will respond. This command allows the master device to determine if any DS18B2Os experienced an alarm condition during the most recent temperature conversion. After every Alarm Search cycle (i.e., Alarm Search command followed by data exchange), the bus master must return to Step 1 (Initialization) in the transaction sequence. See the Operation—Alarm Signaling section for an explanation of alarm flag operation. Figure 13. ROM Commands Flowchart #### 23. DS18B20 Function Commands After the bus master has used a ROM command to address the DS18B20 with which it wishes to communicate, the master can issue one of the DS18B20 function commands. These commands allow the master to write to and read from the DS18B20's scratchpad memory, initiate temperature conversions and determine the power supply mode. The DS18B20 function commands, which are described below, are summarized in Table 3 and illustrated by the flowchart in Figure 14. #### Convert T [44h] This command initiates a single temperature conversion. Following the conversion, the resulting thermal data is stored in the 2-byte temperature register in the scratchpad memory and the DS18B2O returns to its low-power idle state. If the device is being used in parasite power mode, within 10µs (max) after this command is issued the master must enable a strong pullup on the 1-Wire bus for the duration of the conversion (tCONV) as described in the Powering the DS18B2O section. If the DS18B2O is powered by an external supply, the master can issue read time slots after the Convert T command and the DS18B2O will respond by transmitting a 0 while the temperature conversion is in progress and a 1 when the conversion is done. In parasite power mode this notification technique cannot be used since the bus is pulled high by the strong pullup during the conversion. ### Write Scratchpad [4Eh] This command allows the master to write 3 bytes of data to the DS18B20's scratchpad. The first data byte is written into the TH register (byte 2 of the scratchpad), the second byte is written into the TL register (byte 3), and the third byte is written into the configuration register (byte 4). Data must be transmitted least significant bit first. All three bytes MUST be written before the master issues a reset, or the data may be corrupted. ### Read Scratchpad [BEh] This command allows the master to read the contents of the scratchpad. The data transfer starts with the least significant bit of byte 0 and continues through the scratchpad until the 9th byte (byte 8 – CRC) is read. The master may issue a reset to terminate reading at any time if only part of the scratchpad data is needed. #### Copy Scratchpad [48h] This command copies the contents of the scratchpad TH, TL and configuration registers (bytes 2, 3 and 4) to EEPROM. If the device is being used in parasite power mode, within 10µs (max) after this command is issued the master must enable a strong pullup on the 1-Wire bus for at least 10ms as described in the Powering the DS18B20 section. ### Recall E<sup>2</sup> [B8h] This command recalls the alarm trigger values ( $T_H$ and $T_L$ ) and configuration data from EEPROM and places the data in bytes 2, 3, and 4, respectively, in the scratchpad memory. The master device can issue read time slots following the Recall $E^2$ command and the DS18B2O will indicate the status of the recall by transmitting 0 while the recall is in progress and 1 when the recall is done. The recall operation happens automatically at power-up, so valid data is available in the scratchpad as soon as power is applied to the device. #### Read Power Supply [B4h] The master device issues this command followed by a read time slot to determine if any DS18B2Os on the bus are using parasite power. During the read time slot, parasite powered DS18B2Os will pull the bus low, and externally powered DS18B2Os will let the bus remain high. See the Powering the DS18B2O section for usage information for this command. Table 3. DS18B20 Function Command Set | COMMAND | DESCRIPTION | PROTOCOL | 1-Wire BUS ACTIVITY AFTER<br>COMMAND IS ISSUED | NOTES | | | | | |---------------------------------|----------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------|-------|--|--|--|--| | TEMPERATURE CONVERSION COMMANDS | | | | | | | | | | Convert T | Initiates temperature conversion. | 44h | DS18B20 transmits conversion status to master (not applicable for parasite-powered DS18B20s). | 1 | | | | | | | MEMORY COMMANDS | | | | | | | | | Read<br>Scratchpad | Reads the entire scratchpad including the CRC byte. | BEh | DS18B20 transmits up to 9 data bytes to master. | 2 | | | | | | Write<br>Scratchpad | Writes data into scratchpad bytes 2, 3, and 4 (T <sub>H</sub> , T <sub>L</sub> , and configuration registers). | 4Eh | Master transmits 3 data bytes to DS18B20. | 3 | | | | | | Copy<br>Scratchpad | Copies T <sub>H</sub> , T <sub>L</sub> , and configuration register data from the scratchpad to EEPROM. | 48h | None | 1 | | | | | | Recall E <sup>2</sup> | Recalls T <sub>H</sub> , T <sub>L</sub> , and configuration register data from EEPROM to the scratchpad. | B8h | DS18B20 transmits recall status to master. | | | | | | | Read Power<br>Supply | Signals DS18B20 power supply mode to the master. | B4h | DS18B20 transmits supply status to master. | | | | | | Note 1: For parasite-powered DS18B2Os, the master must enable a strong pullup on the 1-Wire bus during temperature conversions and copies from the scratchpad to EEPROM. No other bus activity may take place during this time. Note 2: The master can interrupt the transmission of data at any time by issuing a reset. Note 3: All three bytes must be written before a reset is issued. Figure 14. DS18B20 Function Commands Flowchart ### 24.1-Wire Signaling The DS18B2O uses a strict 1-Wire communication protocol to ensure data integrity. Several signal types are defined by this protocol: reset pulse, presence pulse, write 0, write 1, read 0, and read 1. The bus master initiates all these signals, with the exception of the presence pulse. #### 25. Initialization Procedure–Reset And Presence Pulses All communication with the DS18B20 begins with an initialization sequence that consists of a reset pulse from the master followed by a presence pulse from the DS18B20. This is illustrated in Figure 15. When the DS18B20 sends the presence pulse in response to the reset, it is indicating to the master that it is on the bus and ready to operate. During the initialization sequence the bus master transmits (Tx) the reset pulse by pulling the 1-Wire bus low for a minimum of 480 $\mu$ s. The bus master then releases the bus and goes into receive mode (Rx). When the bus is released, the 5 $\mu$ 0 pullup resistor pulls the 1-Wire bus high. When the DS18B20 detects this rising edge, it waits 15 $\mu$ s to 60 $\mu$ s and then transmits a presence pulse by pulling the 1-Wire bus low for 60 $\mu$ s to 240 $\mu$ s. Figure 15. Initialization Timing ### 26. Read/Write Time Slots The bus master writes data to the DS18B20 during write time slots and reads data from the DS18B20 during read time slots. One bit of data is transmitted over the 1-Wire bus per time slot. #### 27. Write Time Slots There are two types of write time slots: "Write 1" time slots and "Write 0" time slots. The bus master uses a Write 1 time slot to write a logic 1 to the DS18B2O and a Write 0 time slot to write a logic 0 to the DS18B2O. All write time slots must be a minimum of 60µs in duration with a minimum of a 1µs recovery time between individual write slots. Both types of write time slots are initiated by the master pulling the 1-Wire bus low (see Figure 14). To generate a Write 1 time slot, after pulling the 1-Wire bus low, the bus master must release the 1-Wire bus within 15 $\mu$ s. When the bus is released, the 5 $k\Omega$ pullup resistor will pull the bus high. To generate a Write 0 time slot, after pulling the 1-Wire bus low, the bus master must continue to hold the bus low for the duration of the time slot (at least 60 $\mu$ s). The DS18B2O samples the 1-Wire bus during a window that lasts from 15µs to 60µs after the master initiates the write time slot. If the bus is high during the sampling window, a 1 is written to the DS18B2O. If the line is low, a 0 is written to the DS18B2O. #### 28. Read Time Slots The DS18B2O can only transmit data to the master when the master issues read time slots. Therefore, the master must generate read time slots immediately after issuing a Read Scratchpad [BEh] or Read Power Supply [B4h] command, so that the DS18B2O can provide the requested data. In addition, the master can generate read time slots after issuing Convert T [44h] or Recall E2 [B8h] commands to find out the status of the operation as explained in the DS18B2O Function Commands section. All read time slots must be a minimum of 60µs in duration with a minimum of a 1µs recovery time between slots. A read time slot is initiated by the master device pulling the 1-Wire bus low for a minimum of 1µs and then releasing the bus (see Figure 16). After the master initiates the read time slot, the DS18B2O will begin transmitting a 1 or 0 on bus. The DS18B2O transmits a 1 by leaving the bus high and transmits a 0 by pulling the bus low. When transmitting a 0, the DS18B2O will release the bus by the end of the time slot, and the bus will be pulled back to its high idle state by the pullup resister. Output data from the DS18B20 is valid for 15µs after the falling edge that initiated the read time slot. Therefore, the master must release the bus and then sample the bus state within 15µs from the start of the slot. Figure 17 illustrates that the sum of TINIT, TRC, and TSAMPLE must be less than 15µs for a read time slot. Figure 18 shows that system timing margin is maximized by keeping TINIT and TRC as short as possible and by locating the master sample time during read time slots towards the end of the 15µs period. Figure 17. Detailed Master Read 1 Timing Figure 18. Recommended Master Read 1 Timing ### 29. DS18B20 Operation Example 1 In this example there are multiple DS18B2Os on the bus and they are using parasite power. The bus master initiates a temperature conversion in a specific DS18B2O and then reads its scratchpad and recalculates the CRC to verify the data | MASTER<br>MODE | DATA<br>(LSB FIRST) | COMMENTS | |----------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx | Reset | Master issues reset pulse. | | Rx | Presence | DS18B20s respond with presence pulse. | | Tx | 55h | Master issues Match ROM command. | | Tx | 64-bit ROM<br>code | Master sends DS18B20 ROM code. | | Tx | 44h | Master issues Convert T command. | | Tx | DQ line<br>held high by<br>strong pullup | Master applies strong pullup to DQ for the duration of the conversion (t <sub>CONV</sub> ). | | Tx | Reset | Master issues reset pulse. | | Rx | Presence | DS18B20s respond with presence pulse. | | Tx | 55h | Master issues Match ROM command. | | Tx | 64-bit ROM code | Master sends DS18B20 ROM code. | | Tx | BEh | Master issues Read Scratchpad command. | | Rx | 9 data bytes | Master reads entire scratchpad including CRC. The master then recalculates the CRC of the first eight data bytes from the scratchpad and compares the calculated CRC with the read CRC (byte 9). If they match, the master continues; if not, the read operation is repeated. | ### 30. DS18B20 Operation Example 2 In this example there is only one DS18B2O on the bus and it is using parasite power. The master writes to the TH, TL, and configuration registers in the DS18B2O scratchpad and then reads the scratchpad and recalculates the CRC to verify the data. The master then copies the scratchpad contents to EEPROM. | MASTER<br>MODE | DATA (LSB<br>FIRST) | COMMENTS | |----------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx | Reset | Master issues reset pulse. | | Rx | Presence | DS18B20 responds with presence pulse. | | Tx | CCh | Master issues Skip ROM command. | | Tx | 4Eh | Master issues Write Scratchpad command. | | Tx | 3 data bytes | Master sends three data bytes to scratchpad (T <sub>H</sub> , T <sub>L</sub> , and config). | | Tx | Reset | Master issues reset pulse. | | Rx | Presence | DS18B20 responds with presence pulse. | | Tx | CCh | Master issues Skip ROM command. | | Tx | BEh | Master issues Read Scratchpad command. | | Rx | 9 data bytes | Master reads entire scratchpad including CRC. The master then recalculates the CRC of the first eight data bytes from the scratchpad and compares the calculated CRC with the read CRC (byte 9). If they match, the master continues; if not, the read operation is repeated. | | Tx | Reset | Master issues reset pulse. | | Rx | Presence | DS18B20 responds with presence pulse. | | Tx | CCh | Master issues Skip ROM command. | | Tx | 48h | Master issues Copy Scratchpad command. | | Тх | DQ line<br>held high by<br>strong pullup | Master applies strong pullup to DQ for at least 10ms while copy operation is in progress. |